Treffer: Low area/power decimal addition with carry-select correction and carry-select sum-digits.

Title:
Low area/power decimal addition with carry-select correction and carry-select sum-digits.
Authors:
Dorrigiv, Morteza1 dorrigiv@sbu.ac.ir, Jaberipur, Ghassem1,2 jaberipur@sbu.ac.ir
Source:
Integration: The VLSI Journal. Sep2014, Vol. 47 Issue 4, p443-451. 9p.
Database:
Academic Search Index

Weitere Informationen

Abstract: We improve a carry-select technique for decimal adders, where pairs of corrective carry-out bits for all decimal positions are computed in parallel. Selection is based on the corresponding positional carry-in bits, which are produced by a quaternary parallel prefix carry network. Carry-out bits select pairs of corrected or intact sum-digits to be later selected by actual carry-in bits at the end of addition process. Analytical evaluation and synthesis results for various hardware sharing architectures on binary, decimal, adders, and subtractors show lower area consumption and less power dissipation of the proposed designs at no additional latency, compared to previous works. [Copyright &y& Elsevier]